| AMINED BY: | | | FILE NO. CAS-50095 | |-----------------|----------------|-------------|---------------------| | Jony Chin | EMERGING | DISPLAY | ISSUE : MAR.17,1999 | | PROVED BY: | TECHNOLOGIES C | CORPORATION | TOTAL PAGE: 28 | | David Chang | | | VERSION: 5 | | CUSTOMER | ACCEPTANCE | STANDARD | SPECIFICATIONS | | | | | | | | | | | | | | | | | | | | | | N | ODEL NO.: | | | | | E U - K : | S 0 0 6 6 | | | F | OR MESSRS : | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | CUSTOMER'S APPR | COVAL | | | | DATE: | | | | | | | | | | BY: | | | | | | | | | | | | | | ## VERSION EMERGING DISPLAY MODEL NO. TECHNOLOGIES CORPORATION E U - K S 0 0 6 6 5 DOC. FIRST ISSUE MAY.26,1995 RECORDS OF REVISION REVISED DATE **PAGE** SUMMARY NO. AUG.02,1995 APPEND TIMING OF UMC'S UM3881B ALLAPR.15,1996 5~30 APPEND PAGE 5. 3.4 POWER SUPPLY CONDITIONS USING INTERNAL RESET CIRCUIT. MAR.17,1999 24~31 CHANGED "ROM CODE " OCT.29,1999 2 3. ELECTRICAL CHARACTERISTICS ADD 3.1.1 DC CHARACTERISTICS FOR KS0066(VDD=2.7V~4.5V) 3.2 AC TIMING CHARACTERISTICS ADD 3.2.2 FOR KS0066(VDD=2.7V~4.5V) MODEL NO. E U - K S 0 0 6 6 VERSION 5 ## TABLE OF CONTENTS | NO. | ITEM | PAGE | |-----|----------------------------------------|---------| | = | | | | 1. | DESCRIPTION | 1 | | 2. | ABSOLUTE MAXIMUM RATINGS | 1 | | 3. | ELECTRICAL CHARACTERISTICS | 2 ~ 6 | | 4. | INTERFACING TO THE MPU | 7 ~ 8 | | 5. | RESET FUNCTION | 9 | | 6. | INITIALIZING BY INSTRUCTION | 10 ~ 11 | | 7. | INSTRUCTIONS DESCRIPTION | 12 ~ 19 | | 8. | PROGRAMMING CHARACTER PATTERNS | 20 ~ 24 | | 9. | CHARACTER CODES AND CHARACTER PATTERNS | 25 ~ 28 | | EMERGING | DISPLAY | MODEL NO. | VERSION | PAGE | |---------------------|-------------|-----------|---------|------| | <b>TECHNOLOGIES</b> | CORPORATION | EU-KS0066 | 5 | 1 | #### 1. **DESCRIPTION** The KS0066(for controller IC KS0066,UM3881,SED1278) dot-matrix liquid crystal display controller and driver LSI displays alphanumerics, Japanese kana characters, and symbols. It can be configured to drive a dot-matrix liquid crystal display under the control of a 4- or 8- bit microprocessor. Since all the functions such as display RAM, character generator, and liquid crystal driver, required for driving a dot-matrix liquid crystal display are internally provided on one chip, a minimal system can be interfaced with this controller/driver. The KS0066 character generator ROM is extended to generate $192\ 5\ x\ 8$ dot character fonts and $32\ 5\ x\ 10$ dot character fonts for a total of 224 different character fonts. #### 2. ABSOLUTE MAXIMUM RATINGS | ITEM | SYMBOL | VALUE | UNIT | |-------------------------|---------|----------------------------------------------|------| | POWER SUPPLY VOLTAGE(1) | Vdd-GND | -0.3 TO +7.0 | V | | POWER SUPPLY VOLTAGE(2) | Vo-GND | V <sub>DD</sub> -13.5 ~ V <sub>DD</sub> +0.3 | V | | INPUT VOLTAGE | VI | -0.3 TO V <sub>DD</sub> +0.3 | V | Note: If the LSI is used above these absolute maximum ratings, it may become permanently damaged. Using the LSI within the following electrical characteristic limits is strongly recommended for normal operation. If these electrical characteristic conditions are also exceeded, the LSI will malfunction and cause poor reliability. MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 2 ### 3. ELECTRICAL CHARACTERISTICS ### 3.1 DC CHARACTERISTICS FOR SED1278,UM3881,KS0066(VDD=4.5V~5.5V) | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |---------------------------------------------------------------------------|------------------|------|------|-----------------|------|--------------------------------------------------------| | OPERATING VOLTAGE | Vdd | 4.5 | 5.0 | 5.5 | V | | | INPUT HIGH VOLTAGE | V <sub>IH1</sub> | 2.2 | _ | V <sub>DD</sub> | V | | | INPUT LOW VOLTAGE | VIL1 | -0.3 | _ | 0.6 | V | | | OUTPUT HIGH VOLTAGE(1)<br>( DB <sub>0</sub> -DB <sub>7</sub> ) | VOH1 | 2.4 | | | V | -IOH = 0.205 mA | | OUTPUT LOW VOLTAGE (1) ( DB0-DB7 ) | Vol1 | _ | | 0.4 | V | IOL = 1.2 mA | | INPUT LEAKAGE CURRENT | IL1 | -1 | _ | 1 | μΑ | $V_{IN} = 0$ TO $V_{DD}$ | | PULL-UP MOS <u>CURRENT</u> ( DB <sub>0</sub> -DB <sub>7</sub> , RS , R/W) | -Ip | 50 | 125 | 250 | μΑ | $V_{DD} = 5 V$ | | POWER SUPPLY CURRENT | Icc | | 0.35 | 0.60 | mA | Rf OSCILLATION<br>EXTERNAL CLOCK<br>VDD=5V fosc=270KHZ | ### 3.1.1 DC CHARACTERISTICS FOR KS0066(VDD=2.7V~4.5V) | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |-----------------------------------------------|------------------|----------|------|---------|------|--------------------------------------------------------| | OPERATING VOLTAGE | V <sub>DD</sub> | 2.7 | _ | 4.5 | V | | | INPUT HIGH VOLTAGE | VIH1 | 0.7*VDD | _ | Vdd | V | | | INPUT LOW VOLTAGE | V <sub>IL1</sub> | -0.3 | _ | 0.55 | V | | | OUTPUT HIGH VOLTAGE(1)<br>( DB0-DB7 ) | Vон1 | 0.75*VDD | | _ | V | -IOH = 0.1 mA | | OUTPUT LOW VOLTAGE (1)<br>( DB0-DB7 ) | Vol1 | _ | | 0.2*VDD | V | IOL = 0.1 mA | | INPUT LEAKAGE CURRENT | IL1 | -1 | _ | 1 | μΑ | V <sub>IN</sub> = 0 TO V <sub>DD</sub> | | PULL-UP MOS <u>CURRENT</u> (DB0-DB7, RS, R/W) | -Ip | 10 | 50 | 120 | μΑ | V <sub>DD</sub> = 3 V | | POWER SUPPLY CURRENT | Icc | _ | 0.15 | 0.3 | mA | Rf OSCILLATION<br>EXTERNAL CLOCK<br>VDD=3V fosc=270KHZ | MODEL NO. VERSION PAGE E U - K S O O 6 6 5 3 ### 3.2 AC TIMING CHARACTERISTICS ### 3.2.1 FOR SED1278,KS0066(VDD=4.5V~5.5V) ### WRITE OPERATION | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |---------------------------------------|----------|-----|-----|-----|------|----------------| | ENABLE CYCLE TIME | tcycE | 500 | | _ | ns | FIGURE 1 | | ENABLE PULSE WIDTH | PWEH | 220 | _ | _ | ns | | | ( HIGH LEVEL ) | | | | | | | | ENABLE RISE/FALL TIME | ter, tef | | | 25 | ns | | | ADDRESS SET-UP TIME<br>(RS, R/W TO E) | Tas | 40 | _ | | ns | | | ADDRESS HOLD TIME | Tah | 10 | | _ | ns | | | DATA SET-UP TIME | Tdsw | 60 | _ | _ | ns | | | DATA HOLD TIME | Th | 10 | _ | _ | ns | | ### **READ OPERATION** | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |--------------------------------------|-----------|-----|-----|-----|------|----------------| | ENABLE CYCLE TIME | tcycE | 500 | _ | _ | ns | FIGURE 2 | | ENABLE PULSE WIDTH ( HIGH LEVEL ) | PWEH | 220 | _ | _ | ns | | | ENABLE RISE/FALL TIME | ter , tef | _ | _ | 25 | ns | | | ADDRESS SET-UP TIME<br>(RS, R/W TOE) | Tas | 40 | _ | _ | ns | | | ADDRESS HOLD TIME | Tah | 10 | _ | _ | ns | | | DATA DELAY TIME | Tddr | 60 | | 120 | ns | | | DATA HOLD TIME | Tdhr | 20 | _ | _ | ns | | ### 3.2.2 FOR KS0066(VDD=2.7V~4.5V) ### WRITE OPERATION | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |--------------------------------------|------------------|------|-----|-----|------|----------------| | ENABLE CYCLE TIME | tcycE | 1000 | | | ns | FIGURE 1 | | ENABLE PULSE WIDTH ( HIGH LEVEL ) | PWEH | 450 | _ | | ns | | | ENABLE RISE/FALL TIME | ter, tef | _ | | 25 | ns | | | ADDRESS SET-UP TIME<br>(RS, R/W TOE) | Tas | 60 | _ | _ | ns | | | ADDRESS HOLD TIME | Tah | 20 | _ | _ | ns | | | DATA SET-UP TIME | T <sub>dsw</sub> | 195 | _ | _ | ns | | | DATA HOLD TIME | Th | 10 | _ | _ | ns | | ### **READ OPERATION** | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |--------------------------------------|-----------|------|-----|-----|------|----------------| | ENABLE CYCLE TIME | tcycE | 1000 | _ | _ | ns | FIGURE 2 | | ENABLE PULSE WIDTH ( HIGH LEVEL ) | PWEH | 450 | _ | | ns | | | ENABLE RISE/FALL TIME | ter , tef | | | 25 | ns | | | ADDRESS SET-UP TIME<br>(RS, R/W TOE) | Tas | 60 | _ | _ | ns | | | ADDRESS HOLD TIME | Tah | 20 | _ | _ | ns | | | DATA DELAY TIME | Tddr | _ | _ | 360 | ns | | | DATA HOLD TIME | Tdhr | 5 | | _ | ns | | MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 4 ## 3.2.3 FOR UM3881 WRITE OPERATION | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |-----------------------------------|----------|-----|-----|-----|------|---------------------| | ENABLE CYCLE TIME | tcycE | 500 | _ | | ns | FIGURE 1 | | ENABLE PULSE WIDTH ( HIGH LEVEL ) | PWEH | 300 | | | ns | | | ENABLE RISE/FALL TIME | ter, tef | _ | _ | 25 | ns | | | ADDRESS SET-UP TIME | tas | 60 | _ | _ | ns | 8bit OPERATION MODE | | (RS, R/W TOE) | | 100 | _ | _ | ns | 4bit OPERATION MODE | | ADDRESS HOLD TIME | tah | 10 | _ | _ | ns | | | DATA SET-UP TIME | tdsw | 100 | _ | _ | ns | | | DATA HOLD TIME | tH | 10 | | | ns | | ### **READ OPERATION** | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | |-----------------------------------|----------|-----|-----|-----|------|---------------------| | ENABLE CYCLE TIME | tcycE | 500 | _ | _ | ns | FIGURE 2 | | ENABLE PULSE WIDTH ( HIGH LEVEL ) | PWEH | 300 | _ | _ | ns | | | ENABLE RISE/FALL TIME | ter, tef | _ | _ | 25 | ns | | | ADDRESS SET-UP TIME | tas | 60 | _ | _ | ns | 8bit OPERATION MODE | | (RS, R/W TO E) | | 100 | _ | _ | ns | 4bit OPERATION MODE | | ADDRESS HOLD TIME | tah | 10 | | _ | ns | | | DATA DELAY TIME | tddr | _ | | 190 | ns | | | DATA HOLD TIME | tdhr | 20 | _ | _ | ns | | | EMERGING | DISPLAY | |---------------------|-------------| | <b>TECHNOLOGIES</b> | CORPORATION | | MODEL NO. | VERSION | PAGE | |-----------|---------|------| | EU-KS0066 | 5 | 5 | ### 3.3 TIMING CHARACTERISTICS ### 3.3.1 WRITE OPERATION FIGURE 1 WRITE OPERATION #### 3.3.2 READ OPERATION FIGURE 2 READ OPERATION | EMERGING | DISPLAY | |---------------------|-------------| | <b>TECHNOLOGIES</b> | CORPORATION | MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 6 #### 3.4 POWER SUPPLY CONDITIONS USING INTERNAL RESET CIRCUIT | ITEM | SYMBOL | MIN | TYP | MAX | UNIT | |------------------------|--------|-----|-----|-----|------| | POWER SUPPLY RISE TIME | trCC | 0.1 | | 10 | ms | | POWER SUPPLY OFF TIME | toff | 1 | | _ | ms | Note: 1. tOFF compensates for the power oscillation period caused by momentary power supply oscillations. - 2. Specified at 4.5V for Vcc=5v operation. - 3. For if 4.5V is not reached during 5V operation, the internal reset circuit will not operate normally. In this case, the LSI must be initialized by software. ( Refer to the initializing by instruction section. ) # EMERGING DISPLAY MODEL NO. VERSION PAGE TECHNOLOGIES CORPORATION EU-KS0066 5 7 #### 4. INTERFACING TO THE MPU The KS0066 can send data in either two 4-bit operations or one 8-bit operation, thus allowing interfacing with 4- or 8-bit MPUs. \* For 4-bit interface data, only four bus lines ( DB4 to DB7 ) are used for transfer. Bus lines DB0 to DB3 are disabled. The data transfer between the KS0066 and the MPU is completed after the 4-bit data has been transferred twice. As for the order of data transfer, the four high order bits ( for 8-bit operation, DB4 to DB7 ) are transferred before the four low order bits ( for 8-bit operation, DB0 to DB3 ) The busy flag must be checked (one instruction) after the 4-bit data has been transferred twice. Two more 4-bit operations then transfer the busy flag and address counter data. \* For 8-bit interface data, all eight bus lines ( DB0 to DB7 ) are used. FIGURE 3 EXAMPLE OF BUSY FLAG CHECK TIMING SEQUENCE FIGURE 4 4-BIT TRANSFER EXAMPLE | EMERGING | DISPLAY | |---------------------|-------------| | <b>TECHNOLOGIES</b> | CORPORATION | MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 8 FIGURE 5 EXAMPLE OF 4-BIT DATA TRANSFER TIMING SEQUENCE | EMERGING | DISPLAY | MODEL NO. | VERSION | PAGE | |---------------------|-------------|-----------|---------|------| | <b>TECHNOLOGIES</b> | CORPORATION | EU-KS0066 | 5 | 9 | #### 5. RESET FUNCTION #### INITIALIZING BY INTERNAL RESET CIRCUIT An internal reset circuit automadtically initializes the KS0066 when the power is turned on. The following instructions are executed during the initialization. The busy flag ( BF ) is kept in the busy state until the initialization ends ( BF = 1 ). The busy state lasts for $10~\mathrm{ms}$ after Vcc rises to $4.5~\mathrm{V}$ . - 1. Display clear - 2. Function set: DL = 1; 8-bit interface data N = 0; 1-line display F = 0; 5 x 8 dot character font 3. Display on/off control: D = 0; Display off C = 0; Cursor off B = 0; Blinking off 4. Entry mode set: I/D = 1; Increment by 1 S = 0; No shift Note: If the electrical characteristics conditions listed under the table Power Supply Conditions Using Internal Reset Circuit are not met, the internal reset circuit will not operate normally and will fail to initialize the KS0066. For such a case, initialization must be performed by the MPU as explained in the section, Initializing by Instruction. ## EMERGING DISPLAY TECHNOLOGIES CORPORATION MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 10 #### 6. INITIALIZING BY INSTRUCTION If the power supply conditions for correctly operating the internal reset circuit are not met, initialization by instructions becomes necessary. Refer to 6-1 and 6-2 for the procedures on 8-bit and 4-bit initializations, respectively. #### 6-1 8-BIT INTERFACE Wait for more than 40 ms after Vcc rises to 2.7 V BF cannot be checked before this instruction. Function set (Interface is 8 bits long.) 1 BF cannot be checked before this instruction. Function set (Interface is 8 bits long.) Wait for more than 100 µs $RSR/WDB_7DB_6DB_5DB_4DB_3DB_2DB_1DB_0$ 0 0 0 0 1 1 \* 0 0 0 0 0 0 0 BF cannot be checked before this instruction. Function set (Interface is 8 bits long.) BF can be checked after the following instructions. When BF is not checked, the waiting time between instructions is longer than the execution instruction time. ( See table 3. ) Function set (Interface is 8 bits long. Specify the number of display lines and character font.) The number of display lines and character font cannot be changed after this point. Display off Display clear Entry mode set Initialization ends 0 0 1 I/D 0 0 0 0 0 | EMERGING | DISPLAY | MODEL NO. | VERSION | PAGE | |---------------------|-------------|-----------|---------|------| | <b>TECHNOLOGIES</b> | CORPORATION | EU-KS0066 | 5 | 12 | ### 7. INSTRUCTION DESCRIPTION #### **OUTLINE** Only the instruction register ( IR ) and the data register ( DR ) of the KS0066 can be controlled by the MPU. Before starting the internal operation of the KS0066, control information is temporarily stored into these registers to allow interfacing with various MPUs, which operate at different speeds, or various peripheral control devices. The internal operation of the KS0066 is determined by signals sent from the MPU. These signals, which include register selection signal ( RS ), read/write signal ( R/W ), and the data bus ( R/W ), make up the KS0066 instructions ( table 1 ). There are four categories of instructions that : - Designate KS0066 functions, such as display format, data length, etc. - Set internal RAM addresses - Perform data transfer with internal RAM - Perform miscellaneous functions Normally, instructions that perform data transfer with internal RAM are used the most. However, auto-incrementation by 1 ( or auto-decrementation by 1 ) of internal KS0066 RAM addresses after each data write can lighten the program load of the MPU. Since the display shift instruction ( table 1 ) can perform concurrently with display data write, the user can minimize system development time with maximum programming efficiency. When an instruction is being executed for internal operation, no instruction other than the busy flag/address read instruction can be executed. Because the busy flag is set to 1 while an instruction is being executed, check it to make sure it is 0 before sending another instruction from the MPU. Note: Be sure the KS0066 is not in the busy state (BF = 0) before sending an instruction from the MPU to the KS0066. If an instruction is sent without checking the busy flag, the time between the first instruction and next instruction will take much longer than the instruction time itself. Refer to table 3 for the list of each instruction execution time. #### CLEAR DISPLAY | | | RS | R/W | DB | $_{7}DB_{0}$ | DB <sub>5</sub> | DB. | 4DB | DB <sub>2</sub> | $DB_1$ | $DB_0$ | |------------------|------|----|-----|----|--------------|-----------------|-----|-----|-----------------|--------|--------| | Clear<br>display | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clear display writes space code 20H ( character pattern for character code 20H must be a blank pattern ) into all DD RAM addresses. It then sets DD RAM address 0 into the address counter, and returns the display to its original status if it was shifted. In other words, the display disappears and the cursor or blinking goes to the left edge of the display ( in the first line if 2 lines are displayed ). It also sets I/D to 1 ( increment mode ) in entry mode. S of entry mode does not change. ## EMERGING DISPLAY TECHNOLOGIES CORPORATION | MODEL NO. | VERSION | PAGE | |-----------|---------|------| | EU-KS0066 | 5 | 13 | #### RETURN HOME RS R/W DB<sub>7</sub>DB<sub>6</sub>DB<sub>5</sub>DB<sub>4</sub>DB<sub>3</sub>DB<sub>2</sub>DB<sub>1</sub>DB<sub>0</sub> Return home Code 0 0 0 0 0 0 0 1 \* Note :\*Don't care. Return home sets DD RAM address 0 into the address counter, and returns the display to its original status if it was shifted. The DD RAM contents do not change. The cursor or blinking go to the left edge of the display ( in the first line if 2 lines are displayed ). #### **ENTRY MODE SET** | <b>.</b> | | RS | R/W | DB <sub>2</sub> | $DB_{\epsilon}$ | DB <sub>5</sub> | $DB_2$ | DB: | DB <sub>2</sub> | $_{2}DB_{1}$ | $DB_0$ | |----------------|------|----|-----|-----------------|-----------------|-----------------|--------|-----|-----------------|--------------|--------| | Entry mode set | Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | **I/D**: Increments (I/D = 1) or decrements (I/D = 0) the DD RAM address by 1 when a character code is written into or read from DD RAM. The cursor or blinking moves to the right when incremented by 1 and to the left when decremented by 1. The same applies to writing and reading of CG RAM. **S**: Shift the entire display either to the right (I/D = 0) or to the left (I/D = 1) when S is 1. The display does not shift if S is 0. If S is 1, it will seem as if the cursor does not move but the display does. The display does not shift when reading from DD RAM. Also, writing into or reading out from CG RAM does not shift the display. #### **DISPLAY ON/OFF CONTROL** | D' 1 | | RS | R/W | DB | $_{7}DB_{6}$ | DB <sub>5</sub> | DB <sub>2</sub> | DB <sub>3</sub> | DB <sub>2</sub> | $_{2}DB$ | $_{1}DB_{0}$ | |------------------------|------|----|-----|----|--------------|-----------------|-----------------|-----------------|-----------------|----------|--------------| | Display on/off control | Code | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | **D**: The display is on when D is 1 and off when D is 0. When off, the display data remains in DD RAM, but can be displayed instantly by setting D to 1. C: The cursor is displayed when C is 1 and not displayed when C is 0. Even if the cursor disappears, the function of I/D or other specifications will not change during display data write. The cursor is displayed using 5 dots in the 8th line for 5 x 8 dot character font selection and in the 11th line for the 5 x 10 dot character font selection (figure 6). **B**: The character indicated by the cursor blinks when B is 1 (figure 6). The blinking is displayed as switching between all blank dots and displayed characters at a speed of 409.6-ms intervals when fcp or fosc is 250 kHZ. The cursor and blinking can be set to display simultaneously. (The blinking frequency changes according to fosc or the reciprocal of fcp. For example, when fcp is 270 kHZ, 409.6 x 250 / 270 = 379.2 ms.) MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 14 #### FIGURE 6 CURSOR AND BLINKING #### **CURSOR OR DISPLAY SHIFT** | Cymaan an | | RS | R/W | DB | DB <sub>e</sub> | DB <sub>5</sub> | DB | 4DB | $DB_2$ | DB | DB | ) | |-------------------------|------|----|-----|----|-----------------|-----------------|----|-----|--------|----|----|---------------------| | Cursor or display shift | Code | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | Note: * Don't care. | Cursor or display shift shifts the cursor position or display to the right or left without writing or reading display data (table 1). This function is used to correct or search the display. In a 2-line display, the cursor moves to the second line when it passes the 40th digit of the first line. Note that the first and second line displays will shift at the same time. When the displayed data is shifted repeatedly each line moves only horizontally. The second line display does not shift into the first line position. The address counter (AC) contents will not change if the only action performed is a display shift. #### **TABLE 1 SHIFT FUNCTION** | S/C | R/L | | |-----|-----|-------------------------------------------------------------------------------| | 0 | 0 | SHIFTS THE CURSOR POSITION TO THE LEFT. ( AC IS DECREMENTED BY ONE. ) | | 0 | 1 | SHIFTS THE CURSOR POSITION TO THE RIGHT. (AC IS INCREMENTED BY ONE.) | | 1 | 0 | SHIFTS THE ENTIRE DISPLAY TO THE LEFT. THE CURSOR FOLLOWS THE DISPLAY SHIFT. | | 1 | 1 | SHIFTS THE ENTIRE DISPLAY TO THE RIGHT. THE CURSOR FOLLOWS THE DISPLAY SHIFT. | # EMERGING DISPLAY MODEL NO. VERSION PAGE TECHNOLOGIES CORPORATION E U - K S 0 0 6 6 5 15 #### **FUNCTION SET** **DL**: Sets the interface data length. Data is sent or received in 8-bit lengths (DB7 to DB0) when DL is 1, and in 4-bit lengths (DB7 to DB4) when DL is 0. When 4-bit length is selected, data must be sent or received twice. **N**: Sets the number of display lines. **F**: Sets the character font. Note: Perform the function at the head of the program before executing any instructions (except for the read busy flag and address instruction). From this point, the function set instruction cannot be executed unless the interface data length is changed. #### TABLE 2 FUNCTION SET | N | F | NO. OF<br>DISPLAY<br>LINES | CHARACTER<br>FONT | DUTY<br>FACTOR | REMARKS | |---|---|----------------------------|-------------------|----------------|-----------------------------------------------------------| | 0 | 0 | 1 | 5 X 8 DOTS | 1/8 | | | 0 | 1 | 1 | 5 X 10 DOTS | 1/11 | | | 1 | * | 2 | 5 X 8 DOTS | 1/16 | CANNOT DISPLAY TWO LINES FOR<br>5 X 10 DOT CHARACTER FONT | Note: \* Indicates don't care. #### SET CG RAM ADDRESS Set CG RAM address sets the CG RAM address binary AAAAAA into the address counter. Data is then written to or read from the MPU for CG RAM. # EMERGING DISPLAY MODEL NO. VERSION PAGE TECHNOLOGIES CORPORATION E U - K S 0 0 6 6 5 16 #### SET DD RAM ADDRESS Set DD RAM address sets the DD RAM address binary AAAAAA into the address counter. Data is then written to or read from the MPU for DD RAM. However, when N is 0 (1-line display), AAAAAA can be 00H to 4FH. When N is 1 (2-line display), AAAAAAA can be 00H to 27H for the first line, and 40H to 67H for the second line. #### READ BUSY FLAG AND ADDRESS Read busy flag and address reads the busy flag (BF) indicating that the system is now internally operating on a previously received instruction. If BF is 1, the internal operation is in progress. The next instruction will not be accepted until BF is reset to 0. Check the BF status before the next write operation. At the same time, the value of the address counter in binary AAAAAAA is read out, This addresses counter is used by both CG and DD RAM addresses, and its value is determined by the previous instruction. The address contents are the same as for instructions set CG RAM address and set DD RAM address. #### WRITE DATA TO CG OR DD RAM Write data to CG or DD RAM writes 8-bit binary data DDDDDDDD to CG or DD RAM. To write into CG or DD RAM is determined by the previous specification of the CG RAM or DD RAM address setting. After a write, the address is automatically incremented or decremented by 1 according to the entry mode. The entry mode also determines the display shift. MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 17 #### READ DATA FROM CG OR DD RAM Read data from CG or DD RAM reads 8-bit binary data DDDDDDDD from CG or DD RAM. The previous designation determines whether CG or DD RAM is to be read. Before entering this read instruction, either CG RAM or DD RAM address set instruction must be executed. If not executed, the first read data will be invalid. When serially executing read instructions, the next address data is normally read from the second read. The address set instructions need not be executed just before this read instruction when shifting the cursor by the cursor shift instruction ( when reading out DD RAM ). The operation of the cursor shift instruction is the same as the set DD RAM address instruction. After a read, the entry mode automatically increases or decreases the address by 1. However, display shift is not executed regardless of the entry mode. Note: The address counter (AC) is automatically incremented or decremented by 1 after the write instructions to CG RAM or DD RAM are executed. The RAM data selected by the AC cannot be read out at this time even if read instructions are executed. Therefore, to correctly read data, execute either the address set instruction or cursor shift instruction (only with DD RAM), then just before reading the desired data, execute the read instruction from the second time the read instruction is sent. MODEL NO. VERSION PAGE E U - K S O O 6 6 5 18 ### TABLE 3 INSTRUCTIONS | | | | | | CO | DE | | | | | | EXECUTION | |--------------------------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | INSTRUCTION | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB <sub>0</sub> | DESCRIPTION | TIME (MAX) (WHEN fcp OR fosc IS 250 KHZ | | Clear<br>display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears entire display and sets DD RAM address 0 in address counter. | 1.64 ms | | Return<br>home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Sets DD RAM address<br>0 in address counter.<br>Also returns display from<br>being shifted to original<br>position.<br>DD RAM contents remain<br>unchanged. | 1.64 ms | | Entry<br>mode set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets cursor move direction<br>and specifies display shift.<br>These operations are<br>performed during data<br>write and read. | 40 μs | | Display<br>on/off<br>control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets entire display (D) on/off, cursor on/off (C), and blinking of cursor position character (B). | 40 μs | | Cursor or<br>display shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | | _ | Moves cursor and shifts display without changing DD RAM contents. | 40 μs | | Function set | 0 | 0 | 0 | 0 | 1 | DL | N | F | | | Sets interface data length (DL), number of display lines (N), and character font (F). | 40μs | | Set CG RAM<br>address | 0 | 0 | 0 | 1 | Acg | Acg | Acg | Acg | Acg | Acg | Sets CG RAM address CG RAM data is sent and received after this setting. | 40 μs | | Set DD RAM<br>address | 0 | 0 | 1 | Add Sets DD RAM address.<br>DD RAM data is sent and<br>received after this setting. | 40 μs | | Read busy<br>flag &<br>address | 0 | 1 | BF | AC Reads busy flag (BF) indicating internal operation is being performed and reads address counter contents. | 0 μs | MODEL NO. VERSION PAGE E U - K S O O 6 6 5 19 ### TABLE 3 INSTRUCTIONS (CONT) | | | | | | CO | DE | | | | | | EXECUTION | | | |-----------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-----|-----|-----|-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--| | INSTRUCTION | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB <sub>0</sub> | DESCRIPTION | TIME<br>(MAX)<br>(WHEN fcp<br>OR fosc IS<br>250 KHZ | | | | Write data to<br>CG or DD<br>RAM | 1 | 0 | W | rite | data | | | | | | Writes data into DD RAM or CG RAM. | 37 μs<br>tadd = 4μs* | | | | Read data from<br>CG or DD<br>RAM | 1 | 1 | Re | ead | data | | | | | | Reads data from DD RAM 37 μs or CG RAM. tADD = | | | | | | I/I<br>S<br>S/0<br>S/0<br>R/.<br>R/.<br>DI<br>N<br>F<br>BI | I/D = 1: Increment I/D = 0: Decrement S = 1: Accompanies display shift S/C= 1: Display shift S/C= 0: Cursor move R/L= 1: Shift to the right R/L= 0: Shift to the left DL = 1: 8 bits, DL = 0: 4 bits N = 1: 2 lines, N = 0: 1 line F = 1: 5 X 10 dots, F = 0: 5 X 8 dots BF = 1: Internally operating BF = 0: Instructions acceptable | | | | | | | | | DD RAM : Display data RAM CG RAM : Character generator RAM ACG : CG RAM address ADD : DD RAM address ( corresponds to cursor address ) AC : Address counter used for both DD and CG RAM addresses | | | | Note:-- indicates no effect. \* After execution of the CG RAM/DD RAM data write or read instruction, the RAM address counter is incremented or decremented by 1. The RAM address counter is updated after the busy flag turns off. In figure 7, t<sub>ADD</sub> is the time elapsed after the busy flag turns off until the address counter is updated. FIGURE 7 ADDRESS COUNTER UPDATE | EMERGING | DISPLAY | MODEL NO. | VERSION | PAGE | |---------------------|-------------|-----------|---------|------| | <b>TECHNOLOGIES</b> | CORPORATION | EU-KS0066 | 5 | 20 | #### 8. PROGRAMMING CHARACTER PATTERNS This section explains the correspondence between addresses and data used to program character patterns in EPROM. The KS0066 character generator ROM can generate 192 5 x 8 dot character patterns and 32 5 x 10 dot character patterns for a total of 224 different character patterns. EPROM address data and character pattern data correspond with each other to form a $5 \times 8$ or $5 \times 10$ dot character pattern ( tables 4 and 5 ) #### HANDLING UNUSED CHARACTER PATTERNS - 1.EPROM data outside the character pattern area: Always input 0s. - 2.EPROM data in CG RAM area: Always input 0s. (Input 0s to EPROM addresses 00H to FFH.) - 3.EPROM data used when the user does not use any KS0066 character pattern: According to the user application, handled in one of the two ways listed as follows. - (1) When unused character patterns are not programmed: If an unused character code is written into DD RAM, all its dots are lit. By not programing a character pattern, all of its bits become lit. (This is due to the EPROM being filled with 1s after it is erased.) - (2) When unused character patterns are programmed as 0s: Nothing is displayed even if unused character codes are written into DD RAM. (This is equivalent to a space.) | EMERGING | DISPLAY | | |--------------|-------------|--| | TECHNOLOGIES | CODDODATION | | MODEL NO. VERSION PAGE E U - K S O O 6 6 5 21 TABLE 4 EXAMPLE OF CORRESPONDENCE BETWEEN EPROM ADDRESS DATA AND CHARACTER PATTERN (5 x 8 DOTS) | | | | E | EPRO | M | ADD | RES | S | | | | | I | OATA | <b>\</b> | | | | |-----|-----|-----|------|------|-----|------------|-----|------------|------|------------|----|----|----|------|----------|-----------|---------------|------| | A11 | A10 | A9 | A8 | A7 | A6 | <b>A</b> 5 | A4 | <b>A</b> 3 | A2 | <b>A</b> 1 | Ao | O4 | O3 | O2 | O1 | LSB<br>Oo | | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | - | | | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | ← Cursor posi | tion | | [ | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | C | HAR | ACT) | ER | COL | ÞΕ | | | LII | | | | | | | | | | | | | | | | | | | ] | POSľ | ΓΙΟΝ | 1 | | | | | | | | Note: 1.EPROM addresses A<sub>11</sub> to A<sub>4</sub> correspond to a character code. - 2.EPROM addresses A<sub>3</sub> to A<sub>0</sub> specify a line position of the character pattern. - 3.EPROM data O4 to O0 correspond to character pattern data. - 4.EPROM data O5 to O7 must be specified as 0. - 5.A lit display position (black) corresponds to a 1. - 6.Line 9 and the following lines must be blanked with 0s for a 5 x 8 dot character fonts. | EMERGING | DISPLAY | MODEL NO. | VERSION | PAGE | |---------------------|-------------|-----------|---------|------| | <b>TECHNOLOGIES</b> | CORPORATION | EU-KS0066 | 5 | 22 | TABLE 5 EXAMPLE OF CORRESPONDENCE BETWEEN EPROM ADDRESS DATA AND CHARACTER PATTERN (5 x 10 DOTS) | | | | F | EPRC | M | ADD | RES | S | | | | | Ι | )ATA | 1 | | | |-----|-----|------------|-----------|------------|------------|------------|-----|------------|------|------|----------------|------------|------------|------|----|----------------|--------------------------| | | | | | | | | | | | | | | | | | LSB | , | | A11 | A10 | <b>A</b> 9 | <b>A8</b> | <b>A</b> 7 | <b>A</b> 6 | <b>A</b> 5 | A4 | <b>A</b> 3 | A2 | A1 | A <sub>0</sub> | <b>O</b> 4 | <b>O</b> 3 | O2 | O1 | O <sub>0</sub> | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | L | | | | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | <b>←</b> Cursor position | | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | С | HAR | ACT | ER | COD | E | | | LI | NE | | | | | | | | | | | | | | | | | ] | POSľ | TION | 1 | | | | | | | Note: 1.EPROM addresses A<sub>11</sub> to A<sub>4</sub> correspond to a character code. - 2.EPROM addresses A<sub>3</sub> to A<sub>0</sub> specify a line position of the character pattern. - 3.EPROM data O4 to O0 correspond to character pattern data. - 4.EPROM data O5 to O7 must be specified as 0. - 5.A lit display position (black) corresponds to a 1. - 6.Line 11 and the following lines must be blanked with 0s for a 5 x 10 dot character fonts. | EMERGING | DISPLAY | |---------------------|-------------| | <b>TECHNOLOGIES</b> | CORPORATION | E U - K S 0 0 6 6 VERSION **PAGE** 5 23 MODEL NO. TABLE 6 RELATIONSHIP BETWEEN CG RAM ADDRESSES, CHARACTER CODES (DD RAM) AND CHARACTER PATTERNS (CG RAM DATA) **DOT** CHARACTER PATTERNS FOR 5 x 8 | CHARACTERCODES<br>( DD RAM DATA ) | CG RAM<br>ADDRESS | CHARACTER PATTERNS ( CG RAM DATA ) | | |-----------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 7 6 5 4 3 2 1 0 | 5 4 3 2 1 | 7 6 5 4 3 2 1 0 | | | HIGH LOW | HIGH LOW | HIGH LOW | | | 0 0 0 0 * 0 0 0 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | * * * * 1 1 1 1 0 1 0 0 0 1 1 1 0 0 0 1 1 0 1 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 | Character pattern (1) Cursor position | | 0 0 0 0 * 0 0 1 | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | * * * 1 0 0 0 1 1 0 1 0 1 0 1 1 1 1 1 1 | Character pattern (2) Cursor position | | 0 0 0 0 * 1 1 1 | 1 1 1 1 0 0 1 1 1 1 0 1 1 1 1 1 1 1 1 1 | * * * | , Carsor position | Note: 1. Character code bits 0 to 2 correspond to CG RAM address bits 3 to 5 (3 bits: 8 types). - 2.CG RAM address bits 0 to 2 designate the character pattern line position. The 8th line is the cursor position and its display is formed by a logical OR with th cursor. - Maintain the 8th line data, corresponding to the cursor display position, at 0 as the cursor display. If the 8th line data is 1, 1 bits will light up the 8th line regardless of the cursor Character pattern row positions correspond to CG RAM data bits 0 to 4 (bit 4 being at 4.the left). As shown table 6, CG RAM character patterns are selected when character code bits 4 to 7 are all 0. However, since character code bit 3 has no effect, the R display example 5. above can be selected by either character code 00H or 08H. - 1 for CG RAM data corresponds to display selection and 0 to non-selection. - \* Indicates no effect. MODEL NO. VERSION PAGE E U - K S O O 6 6 5 24 TABLE 7 RELATIONSHIP BETWEEN CG RAM ADDRESSES, CHARACTER CODES (DD RAM) AND CHARACTER PATTERNS (CG RAM DATA) (CONT) FOR 5 x 10 DOT CHARACTER PATTERNS | CHARACTER CODES<br>( DD RAM DATA ) | CG RAM<br>ADDRESS | CHARACTE PATTERN ( CG RAM DATA ) | |------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 7 6 5 4 3 2 1 0<br>HIGH LOW | 5 4 3 2 1 0<br>HIGH LOW | 7 6 5 4 3 2 1 0<br>HIGH LOW | | 0 0 0 0 * 0 0 * | <br>$ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | * * * * 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | 1 0 1 1<br>1 1 0 0<br>1 1 0 1<br>1 1 1 0<br>1 1 1 1 | * * * * * * * * * * * * * * * * * * * * | | 0 0 0 0 * 1 1 * | $\begin{bmatrix} 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 1 \\ & & & & \\ 1 & 1 & 1 & 0 & 0 & 1 \\ 1 & 0 & 1 & 0 \\ \end{bmatrix}$ | * * * | | | 1 0 1 1<br>1 1 0 0<br>1 1 0 1<br>1 1 1 0<br>1 1 1 1 | * * * * * * * * * * | Note: 1. Character code bits 1 and 2 correspond to CG RAM address bits 4 and 5 (2 bits: 4 types). 2.CG RAM address bits 0 to 3 designate the character pattern line position. The 11th line is the cursor position and its display is formed by a logical OR with the cursor. Maintain the 11th line data corresponding to the cursor display position at 0 as the cursor display. If the 11th line data is "1", "1" bits will light up the 11th line regardless of the cursor presence. Since lines 12 to 16 are not used for display, they can be used for general pattern data RAM. - 3. Character pattern row positions are the same as 5 x 8 dot character pattern positions. - 4.CG RAM character patterns are selected when character code bits 4 to 7 are all 0. However, since character code bits 0 and 3 have no effect, the P display example above can be selected by character codes 00H, 01H, 08H, and 09H. - 5.1 for CG RAM data corresponds to display selection and 0 to non-selection. - \* Indicates no effect. ## EMERGING DISPLAY MODEL NO. TECHNOLOGIES CORPORATION E U - K MODEL NO. VERSION PAGE E U - K S O O 6 6 5 25 ### 9. CHARACTER CODES AND CHARACTER PATTERNS ## 9-1 CORRESPONDENCE BETWEEN CHARACTER CODES AND CHARACTER PATTERNS (ROM CODE: KS0066F00 / UM3881-01) | | | | | F | ligher | 4-bit | (D4 t | o D7) | of Ch | aract | er Co | de (H | lexad | ecima | ıl) | | | |--------------------------------------------------------|---|------------------|---|---------------|--------|------------|--------------|-------------|----------|-------|-------|----------|----------|-------|------------------|------------|--------------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | Е | F | | | 0 | CG<br>RAM<br>(1) | | | | | :::: | | | | | | | .:;i | *** | | ::<br>: | | | 1 | CG<br>RAM<br>(2) | | | 1 | | | | | | | <b></b> | :: | ::- | | | | | | 2 | CG<br>RAM<br>(3) | | :: | | ::: | ::::<br>:::: | ::: | 7. T. | | | :" | •: | • • • | .:: <sup>:</sup> | :::: | :::: | | | 3 | CG<br>RAM<br>(4) | | | : | | :; | : <u></u> . | · | | | : | ::; | | :::: | :::- | :::: | | | 4 | CG<br>RAM<br>(5) | | ::: | 4 | <b>:</b> : | *** | -: | <b>.</b> | | | •. | ::. | | | ::: | ::: | | decimal) | 5 | CG<br>RAM<br>(6) | | | :: | | <b>!</b> ! | :::: | | | | :: | - | | : | :::: | | | Lower 4-bit (D0 to D3) of Character Code (Hexadecimal) | 6 | CG<br>RAM<br>(7) | | ::: | | :::: | ii | #" | i: | | | | ::: | | | <b>:</b> | : | | aracter Co | 7 | CG<br>RAM<br>(8) | | - | | | | ::: | | | | | | | | :::: | <b>::</b> :: | | D3) of Ch | 8 | CG<br>RAM<br>(1) | | | :::: | | | <b>!</b> ; | ::: | | | | | | ······. | .:. | | | -bit (D0 to | 9 | CG<br>RAM<br>(2) | | : | | | | : | ·! | | - | :::: | <u>;</u> | | | •• : | : <b>:</b> | | Lower 4 | Α | CG<br>RAM<br>(3) | | : <b>:</b> :: | ## | | • | : | | | | | **** | •• | į· | | | | | В | CG<br>RAM<br>(4) | | <b>.</b> | : | | i | ::· | | | | <b>:</b> | # | : | | × | :::: | | | С | CG<br>RAM<br>(5) | | ; | | 1 | | :: | | | | ::: | ::.: | | : ;: | :::- | | | | D | CG<br>RAM<br>(6) | | 41411 | | | | | | | | : | .·: | ••• | ; | | | | | Е | CG<br>RAM<br>(7) | | :: | | | | | -#- | | | | | | | | | | | F | CG<br>RAM<br>(8) | | | | | | :: | <b>:</b> | | | : ::: | ·! | ••• | 115 | <b>:::</b> | | MODEL NO. E U - K S 0 0 6 6 VERSION 5 PAGE 26 ## 9-2 CORRESPONDENCE BETWEEN CHARACTER CODES AND CHARACTER PATTERNS (ROM CODE: KS0066F05) | | | | | , | | | | | , | | r | , | | | <del>,</del> | |--------------------------------|------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------------| | Upper<br>4bit<br>Lower<br>4bit | LLLL | LLHL | LLHH | LHLL | LHLH | LHHL | LHHH | HLLL | HLLH | HLHL | нінн | HHLL | ннін | нинг | нннн | | LLLL | CG<br>RAM<br>(1) | | | | | | | | | | | | | | | | LLLH | (2) | | | | | | | | | | | | | | | | LLHL | (3) | | | | | | | | | | | | | | | | LLHH | (4) | | | | | | | | | | | | | | | | LHLL | (5) | | | | | | | | | | | | | | | | LHLH | 6 | | | | | | | | | | | | | | | | LHHL | ത | | | | | | | | | | | | | | | | LHHH | (8) | | | | | | | | | | | | | | | | HLLL | (1) | | | | | | | | | | | | | | | | HLILH | (2) | | | | | | | | | | | | | | | | ніні | (3) | | | | | | | | | | | | | | | | нін | (4) | | | | | | | | | | | | | | | | HHLL | (5) | | | | | | | | | | | | | | | | ннгн | (6) | | | | | | | | | | | | | | | | HHHL | Ø | | | | | | | | | | | | | | | | нннн | (8) | | | | | | | | | | | | | | | MODEL NO. VERSION PAGE E U - K S 0 0 6 6 5 27 ## 9-3 CORRESPONDENCE BETWEEN CHARACTER CODES AND CHARACTER PATTERNS (ROM CODE: UM3881-02/SED1278D0B) | | | | | ŀ | ligher | 4-bit | (D4 to | o D7) | of Ch | naraci | er Co | de (H | lexad | ecima | ał) | | | |--------------------------------------------------------|---|------------------|-----------------------------------------|----------|--------|-------|----------------|-------------|--------------|--------------|----------------|--------------|-------|---------|-------------|------|--------------------------------------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | 0 | CG<br>RAM<br>(1) | | | | | : | : | <b>:::</b> · | :::: | | .:: <u>:</u> | • | i. | : | | ··:- | | | 1 | CG<br>RAM<br>(2) | | - | | . · · | | | •••• | <u>:</u> | | : | | | : | :: | <b>!:</b> | | | 2 | CG<br>RAM<br>(3) | | :: | | :::: | :::: | !: | | ::: | | :::: | -;- | :::: | | :::: | | | | 3 | CG<br>RAM<br>(4) | ::: | | : | : | :: | : | ·• | -::: | :::: | .·<br>!! | - | | :: | ···· | <b>!!!</b> ! | | | 4 | CG<br>RAM<br>(5) | :: | -#: | | | : | ::: | - <u>:</u> . | | :::: | : | • | # | : | : | ::: | | tecimal) | 5 | CG<br>RAM<br>(6) | | | : | | :: | :::: | <b></b> : | | :: | | : | | : | : | | | ode (Hexa | 6 | CG<br>RAM<br>(7) | •; | | | : | <b>!</b> ! | : | <b>!</b> ! | | <br>ii | | ::: | | ::<br>:: | | ::: | | aracter Co | 7 | CG<br>RAM<br>(8) | | : | : | | | -::: | <b>!!</b> | :::: | · | ::: | ::: | | ::: | : | | | D3) of Ch | 8 | CG<br>RAM<br>(1) | | :. | :::: | | : ::<br>: : : | ::: | ::: | ::::<br>:::: | · | .:- | | | :::: | | 11114 | | Lower 4-bit (D0 to D3) of Character Code (Hexadecimal) | 9 | CG<br>RAM<br>(2) | ••••••••••••••••••••••••••••••••••••••• | ·: | :::: | : | • <del>:</del> | : | ·: | | ::i | i | : | : | | | -:: | | Lower 4- | Α | CG<br>RAM<br>(3) | | :<br>::: | :: | : | | : | | | | ·"·: | .:. | : | | | *****<br>****<br>****<br>****<br>*** | | | В | CG<br>RAM<br>(4) | ::::::::::::::::::::::::::::::::::::::: | | : | | | :. <u>'</u> | | | .**.:<br>!***: | | ·:: | <b></b> | ::: | ļ.:* | | | | С | CG<br>RAM<br>(5) | | : | | | ••• | | | | | | | | | | | | | D | CG<br>RAM<br>(6) | :::: | | | | :: | | :: | | | :::: | | :: | ::: | | | | | E | CG<br>RAM<br>(7) | | # | | | .". | :": | ••• | | | | • | | | :: | | | | F | CG<br>RAM<br>(8) | | .••• | :: | | | ::: | ::. | :: | ≟ | <b>::</b> : | | :::: | <b>::</b> : | ::: | | ## 9-4 CORRESPONDENCE BETWEEN CHARACTER CODES AND CHARACTER PATTERNS (ROM CODE: SED1278D0H) | | | Higher 4-bit (D4 to D7) of Character Code (Hexadecimal) | | | | | | | | | | | | | | | | |--------------------------------------------------------|---|---------------------------------------------------------|---|------|-----------------------------------------|--------------------------------|-----------|------------|------|---|---|---------|-------------|-------------|-------|------|------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | | | 0 | CG<br>RAM<br>(1) | | | | ::: | | •• | | | | ::: | | ٠ | : | | | | | 1 | CG<br>RAM<br>(2) | | | # | | | : | | | | :" | ::: | | i | | | | | 2 | CG<br>RAM<br>(3) | | :: | • • • • • • • • • • • • • • • • • • • • | ::<br>:: | | <u>:::</u> | | | | <u></u> | ::: | · | :: | | | | | 3 | CG<br>RAM<br>(4) | | | : | : | : | : | :::. | | | | <b>:::</b> | <u>:</u> .: | ## | ::: | | | | 4 | CG<br>RAM<br>(5) | | :::: | | <u></u> : | | ::: | : | | | :::: | : | <u>:</u> | | | | | decimal) | 5 | CG<br>FIAM<br>(6) | | | | | | :::: | :: | | | | :::: | ::: | | | | | Lower 4-bit (D0 to D3) of Character Code (Hexadecimal) | 6 | CG<br>RAM<br>(7) | | :::: | :<br>:: | : | • | | :i | | | | :#: | | | | | | aracter Co | 7 | CG<br>RAM<br>(8) | | : | • | | | :::: | ii | | | · · · · | :: | | ;···: | • | | | D3) of Ch | 8 | CG<br>RAM<br>(1) | | | :::: | | | | | | | : : | <b>!</b> -: | | | • • | | | bit (D0 to | 9 | CG<br>RAM<br>(2) | | : | : | | | | | | | • • • | | :::· | ÷ | | -:: | | Lower 4- | Α | CG<br>RAM<br>(3) | | :::: | # # | | | • • • • • | | | | | | ::: | | | | | | В | CG<br>RAM<br>(4) | | | :: | | | | | | | • | .:: | 7. | | :::- | # | | | С | CG<br>RAM<br>(5) | | : | | | <b></b> . | | | | | | :::i | ::: | *** | | ·: | | | D | CG<br>RAM<br>(6) | | | | | | | | | | | : | : | | | ∷ | | | Ε | CG<br>RAM<br>(7) | | :: | | ** **<br>** **<br>* **<br>* ** | .·'·. | :": | - | | | | | .: | | • | **** | | | F | CG<br>RAM<br>(8) | | | • | | ••••• | ::: | :::- | | | : | <b>::</b> | | ** | :: | |